Commit Graph

23 Commits

Author SHA1 Message Date
Jörg Thalheim 861d93d2fa ctrl_wires: add x_to_a_shift_1 signal 2015-01-14 10:43:13 +01:00
Jörg Thalheim 974a51b403 comma_fix: correct shift operation 2015-01-14 10:42:34 +01:00
Jörg Thalheim 4d93ceb744 fsm: consistent spacing 2015-01-14 10:42:14 +01:00
Jörg Thalheim f7ce004d4d Makefile: use system rsync again 2015-01-14 10:41:44 +01:00
Jörg Thalheim 0bc4db9639 fix formula 2015-01-14 10:40:58 +01:00
Jörg Thalheim 922124b0bf fix loop breaker condition 2015-01-14 10:39:45 +01:00
Jörg Thalheim 162bb47d24 display ram after run 2015-01-14 10:35:53 +01:00
Jörg Thalheim a4d3371128 rt_folgen: Buskonflikt behoben 2014-01-18 12:00:17 +01:00
Jörg Thalheim 33b786ec46 Makefile: automating testbench 2014-01-18 11:59:36 +01:00
Jörg Thalheim f3841773ab gitignore cadence 2014-01-18 11:59:19 +01:00
Jörg Thalheim f1d6e026c8 add cadence verilog code 2014-01-18 11:59:04 +01:00
Jörg Thalheim c72c930bc0 . 2014-01-13 09:08:21 +01:00
Jörg Thalheim e664c5e777 rt_folgen: Konstante 0 an Bus B 2014-01-10 13:23:06 +01:00
Jörg Thalheim cc1f79510e verilog finished 2014-01-10 13:22:11 +01:00
Jörg Thalheim a6e02f8e2f add control unit 2014-01-08 16:35:30 +01:00
Jörg Thalheim 1d70a432c9 . 2014-01-02 13:01:07 +01:00
Jörg Thalheim df3750364a correct fix-point arithmetic 2013-12-18 10:01:06 +01:00
Jörg Thalheim 588ee8b710 remove unneeded limit register 2013-12-13 10:36:19 +01:00
Jörg Thalheim b7399b014b bericht angefangen 2013-12-11 13:57:26 +01:00
Jörg Thalheim 1d6367161d . 2013-12-06 15:11:41 +01:00
Jörg Thalheim 86396fbadb . 2013-12-04 21:32:13 +01:00
Jörg Thalheim b0dda9aef1 add first Verilog example 2013-11-11 10:27:40 +01:00
Jörg Thalheim 7ea7968043 first 2013-11-11 10:26:27 +01:00